**Design of MicroBlaze-based Reconfigurable Filter**

Wenjie Zhang\(^1,a^\ast\), Jinfeng Li\(^2,b\) and Shuilong Zou\(^3,c\)

\(^1,2,3\) Nanchang Institute of Science and Technology, Nanchang, China

\(^a\) 568740355@qq.com, \(^b\) 524892454@qq.com, \(^c\) 1310079831@qq.com

**Keyword:** MicroBlaze; PlanAhead; Restructure; Wave filter

**Abstract.** This paper implements the reconstruction of two filters based on MicroBlaze. The top-level design defines two reconfiguration regions, each of which has four reconfiguration modules, and two reconfiguration regions: All pass, band stop, low pass and high pass. Various configurations of filters are finally verified on the XUPV5-LX110T development board.

**Introduction**

With the rapid development of semiconductor science, material science, electronic engineering and computer science, the limited hardware resources are becoming more and more inadequate to meet the needs of people. How to achieve more functions on the limited hardware resources has become the direction of people's exploration, Xilinx FPGA (Field Programmable Gate Array) Part of the refactoring has been around for many years. The first part of the JBits and XC6200 series FPGA reconfiguration, but then part of the reconfiguration ability is very limited, the application is very cumbersome and inconvenient. Modular design was introduced in the 2005, but the process was complex, the process tools did not contain software, and the silicon chips were still very limited, so there was a need for more stable, mainstream solutions\[^1\]. Current refactoring techniques use the advanced refactoring tool, PlanAhead, Partitions, The process is simpler and easier for users to use. At present, reconfigurable computing has developed a lot. The main goal is to meet the requirements of computing tasks through hardware programming, so as to achieve the best performance. The reconfigurable computing (Reconfigurable Computing, RC) of FPGA is divided into dynamic system reconfiguration and static system reconfiguration.

**Design and Implementation**

**Filter reconstruction top level design**

As we can see from Fig. 1, the control core used in the design of the filter reconstruction is MB (MicroBlaze) Embedded soft core, It controls and manages all operations in the filter reconfiguration\[^4\]. The transmission core of the system is PLB (Processor Local Bus) v46 Bus. All peripheral devices, UART (Universal Asynchronous Receiver/Transmitter), HWICAP (HardWare Internal Configuration Access Port), System ACE (Advanced Configuration Environment), BRAM...
(Block Random Access Memory), MDM (MicroBlaze Debug Module), AC97 (Audio Codec) are connected directly or indirectly to this bus. The reconfiguration designed in this paper consists of two reconfiguration RP (Reconfigurable Partition). Each reconfiguration is divided into four reconfiguration modules RM (Reconfigurable Module): Full pass, band stop, low pass and high pass. Each filter can generate different configurations, and then generate global and partial bit stream. Table 1 lists the main modules of the filter reconstruction system.

<table>
<thead>
<tr>
<th>Name</th>
<th>Describe</th>
</tr>
</thead>
<tbody>
<tr>
<td>MB</td>
<td>MicroBlaze embedded soft core</td>
</tr>
<tr>
<td>RP</td>
<td>Reconfiguration partition</td>
</tr>
<tr>
<td>CF (CompactFlash)</td>
<td>CF card</td>
</tr>
<tr>
<td>AC97</td>
<td>Sound card standard interface</td>
</tr>
<tr>
<td>CODEC (Code &amp; Decode)</td>
<td>Audio codec</td>
</tr>
<tr>
<td>MDM</td>
<td>Debug module</td>
</tr>
<tr>
<td>BRAM</td>
<td>Internal storage</td>
</tr>
<tr>
<td>System ACE</td>
<td>System ACE controller</td>
</tr>
<tr>
<td>UART</td>
<td>Universal asynchronous receiving and transmitting device</td>
</tr>
<tr>
<td>HWICAP</td>
<td>Hardware internal configuration channel port</td>
</tr>
</tbody>
</table>

The modules listed in Table 1 are the main modules of the filter reconstruction system. Among them, the peripheral HWICAP implements the reconfiguration of the dynamic module, and the RP constitutes the two sound channel of the system (left, right), The ear and the right ear are listening respectively, and the ear can conveniently identify the characteristics of the passband and stopband, and then the correctness of the reconstruction can be judged. AC97 as a standard sound card, after receiving CODEC module processing stereo has its corresponding interface in the FPGA development board, used to plug the headset sound transmission equipment. After the system generates a bit stream download to the CF card, the system configuration ACE configuration in System environment, can be transmitted through the bit stream information[5]. The user uses the super terminal through the UART port to verify the correctness of the system performance.

**Performance Analysis of Filter.** Sound filter used in filter design is embedded in several frequency tone filters in stereo sound stream. It is the function of a specific frequency or eliminate a specific frequency, so that the useful signal without attenuation by as much as possible, so that unwanted signals as much as possible attenuation filter reconstruction needs here there are four kinds: full, with resistance, high and low pass.

**Band Stop Filter.** Bandstop filter refers to through most of the frequency components, but the frequency range attenuation filter to some very low level, and the relative concept of bandpass filter. Bandstop filter can not be directly obtained, it needs the input voltage is applied simultaneously to the low-pass filter and high pass filter, and then the two output voltage circuit the sum, we can get bandstop filter[6]. The cutoff frequency of the low-pass filter should be less than the cutoff frequency of the high pass filter. Fig.2 describes the condition of the band stop filter to filter the sound frequency.
Highpass filter: The high pass filter function is to remove unwanted low frequency components in the signal. The high pass filter can make the medium and high frequency signal by the low-frequency signal attenuation, and its role is to filter the low frequency components of the audio signal, enhance the midrange and treble components to drive the speaker midrange and high tone unit [7]. In addition, often high pass filter and low pass filter pairs, regardless of which one is to sound a certain frequency to should go to the unit. Fig.3 is a simple description of the sound frequency of filters.

Can be seen in Fig.3, the sound signal sound frequency is greater than 6.2kHZ by filter output, and less than 6.2kHz of the basic sound signals are removed by high pass filter. Through the speaker and the sound signal is filtered out, the human ear can clearly feel the high sound signal than many sharp sound signals all pass.

Low Pass Filter: Low pass filter with a cut-off frequency, the frequency dividing signal filter allows the signal below the cutoff frequency can be not affected by, and higher than the cut-off frequency of the signal is attenuated and can not pass through it. The sound signal by the speaker came later, the human ear is feeling deep, no strident voice, and high pass filter principle instead of [8]. Low pass filters in a sharp noise environment when used with noise elimination function. Fig.4 depicts the simple low-pass filters the sound frequency.

You can see from Fig.4, lower than the frequency of the voice signal can be output through the 4.2kHZ filter, which is higher than the frequency of the voice signal 4.2kHz is not output. After the low-pass filter and the sound signal is spread through the speaker, the human ear can obviously distinguish a sound signal, no noise and sharp.
**Control and Configuration of FPGA.** The hardware system of the processor is built by the Platform Studio work platform of Xilinx Corporation. After that, it is necessary to generate netlist, and then call the netlist in PlanAhead to reconfigure[9]. The processor system control and management center is a soft core embedded processor MicroBlaze (MB), it has the advantages of high running speed, less resource, highly configurable, can work together to complete the design of system on programmable chip and other peripheral IP core, widely used in communications, military, and other areas of high-end consumer market. MicroBlaze processor using RISC (Reduced Instruction Set Computer) instruction set architecture and Harvard memory architecture, instruction, data bus width is 32. Three and five lines of MicroBlaze instruction execution: when using the area optimization, the pipeline is divided into three levels, namely the fetch, decode and execute, which can reduce the hardware cost; when do not use the area of optimization, the pipeline is divided into five levels: fetch, decode, execute, memory access and write back, so that it can improve the performance. The MicroBlaze version used in this article is 4, and its instruction is executed as 3 level pipelined mode[10].

**Reconfiguration and Zone Partitioning.** Re allocation and regional division is a key part of filter reconstruction. Has produced all the required netlist file through the EDK tool in the design of hardware system. Here is the system design with PlanAhead: the definition of re allocation (RP), increase the weight of configuration module (RM), the definition of re configuration of regional division operation produce a variety of configuration tools, and generate the whole and part of the bit stream. The definition of re configuration partition is a very important link of reconfiguration, it should be based on each reconfiguration module number and type of resources used to determine [7], in the design of the reconfigurable module only SLICE can be used. The two division of the general area for reconfiguration: SLICE_X0Y120: SLICE_X47Y159.

**Test**

After bit files and configuration files to CF card reader to download through the CF card read, insert the memory card into the corresponding position of the development board, the power to open the development board and super terminal, implement configuration. Fig.5 is the filter test results.
Conclusion

This paper is based on the MicroBlaze core, the overall structure of the use of XPS platform to build the hardware system, generate the corresponding netlist, and design a variety of configuration in the PlanAhead tools, which realizes the reconstruction design of the two filters, the final XUPV5-LX110T development board on the Xilinx implementation, has been verified in the super terminal. Reconstruction techniques used in this paper is relatively advanced, but the reconstruction filters are some basic sound filter, to improve the practicality of this design, should do more improvements in filter design.

Acknowledgements

This paper is funded by sub subject of research project of science and technology of Jiangxi provincial education department in 2016. The original subject number is: GJJ161225. Sub project number is: GJKJ-16-18.

References