International Journal of Networked and Distributed Computing

Volume 5, Issue 1, January 2017, Pages 12 - 21

Wireless Extension Mechanism and Logic Design for FPGA-based Ethernet Powerlink Node

Authors
Kailong Zhang, Panfei Zuo, Liang Hu, Xiao Wu, Kejian Miao
Corresponding Author
Kailong Zhang
Available Online 2 January 2017.
DOI
10.2991/ijndc.2017.5.1.2How to use a DOI?
Keywords
Industrial Network, Powerlink, Real-time, MAC, Wireless Extension, Multiplexing, IP Core
Abstract

Real-time networks, such as industrial network, field bus and so on, have been becoming one vital component to develop large-scale and cooperative embedded systems. As one important branch, the wireless mode of realtime networks also raises more and more attentions in recent years since its conveniences to construct a flexible control system. Ethernet Powerlink is such a typical real-time industrial network protocol, and provides a master-slave, time-slot mechanism that can well avoid radio collisions. With the designed FPGA-based hardware node, in this paper, a new method to extend wireless capability of Powerlink is explored and described. Concretely, Powerlink architecture and especially its original mechanisms are analyzed at first. For effectively connecting OpenMAC module of Powerlink and RF module, an interface logic at MAC layer is introduced and is typically designed in a multiplexing mode with a dual-FIFO logic according to the limited resource on FPGA, some key designs and mechanisms of which are detailed later. Finally, all designed mechanisms and logics are implemented as an extension part of IP core of Powerlink in VHDL language, and the communication functions and performance of such extended protocol areverified.

Copyright
© 2017, the Authors. Published by Atlantis Press.
Open Access
This is an open access article distributed under the CC BY-NC license (http://creativecommons.org/licenses/by-nc/4.0/).

Download article (PDF)

Journal
International Journal of Networked and Distributed Computing
Volume-Issue
5 - 1
Pages
12 - 21
Publication Date
2017/01/02
ISSN (Online)
2211-7946
ISSN (Print)
2211-7938
DOI
10.2991/ijndc.2017.5.1.2How to use a DOI?
Copyright
© 2017, the Authors. Published by Atlantis Press.
Open Access
This is an open access article distributed under the CC BY-NC license (http://creativecommons.org/licenses/by-nc/4.0/).

Cite this article

TY  - JOUR
AU  - Kailong Zhang
AU  - Panfei Zuo
AU  - Liang Hu
AU  - Xiao Wu
AU  - Kejian Miao
PY  - 2017
DA  - 2017/01/02
TI  - Wireless Extension Mechanism and Logic Design for FPGA-based Ethernet Powerlink Node
JO  - International Journal of Networked and Distributed Computing
SP  - 12
EP  - 21
VL  - 5
IS  - 1
SN  - 2211-7946
UR  - https://doi.org/10.2991/ijndc.2017.5.1.2
DO  - 10.2991/ijndc.2017.5.1.2
ID  - Zhang2017
ER  -